relay_card.pro 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. update=2019-05-20 13:23:46
  2. version=1
  3. last_client=kicad
  4. [general]
  5. version=1
  6. RootSch=
  7. BoardNm=
  8. [cvpcb]
  9. version=1
  10. NetIExt=net
  11. [eeschema]
  12. version=1
  13. LibDir=
  14. [eeschema/libraries]
  15. [schematic_editor]
  16. version=1
  17. PageLayoutDescrFile=
  18. PlotDirectoryName=
  19. SubpartIdSeparator=0
  20. SubpartFirstId=65
  21. NetFmtName=Pcbnew
  22. SpiceAjustPassiveValues=0
  23. LabSize=59
  24. ERC_TestSimilarLabels=1
  25. [pcbnew]
  26. version=1
  27. PageLayoutDescrFile=
  28. LastNetListRead=relay_card.net
  29. CopperLayerCount=2
  30. BoardThickness=1.6
  31. AllowMicroVias=0
  32. AllowBlindVias=0
  33. RequireCourtyardDefinitions=0
  34. ProhibitOverlappingCourtyards=1
  35. MinTrackWidth=0.2
  36. MinViaDiameter=0.4
  37. MinViaDrill=0.3
  38. MinMicroViaDiameter=0.2
  39. MinMicroViaDrill=0.09999999999999999
  40. MinHoleToHole=0.25
  41. TrackWidth1=0.25
  42. TrackWidth2=0.5
  43. TrackWidth3=1
  44. TrackWidth4=2
  45. TrackWidth5=3
  46. ViaDiameter1=1
  47. ViaDrill1=0.5
  48. ViaDiameter2=1
  49. ViaDrill2=0.5
  50. dPairWidth1=0.2
  51. dPairGap1=0.25
  52. dPairViaGap1=0.25
  53. SilkLineWidth=0.15
  54. SilkTextSizeV=1
  55. SilkTextSizeH=1
  56. SilkTextSizeThickness=0.15
  57. SilkTextItalic=0
  58. SilkTextUpright=1
  59. CopperLineWidth=0.2
  60. CopperTextSizeV=1.5
  61. CopperTextSizeH=1.5
  62. CopperTextThickness=0.3
  63. CopperTextItalic=0
  64. CopperTextUpright=1
  65. EdgeCutLineWidth=0.15
  66. CourtyardLineWidth=0.05
  67. OthersLineWidth=0.15
  68. OthersTextSizeV=1
  69. OthersTextSizeH=1
  70. OthersTextSizeThickness=0.15
  71. OthersTextItalic=0
  72. OthersTextUpright=1
  73. SolderMaskClearance=0.2
  74. SolderMaskMinWidth=0
  75. SolderPasteClearance=0
  76. SolderPasteRatio=-0
  77. [pcbnew/Netclasses]
  78. [pcbnew/Netclasses/1]
  79. Name=HV
  80. Clearance=1.5
  81. TrackWidth=1
  82. ViaDiameter=1
  83. ViaDrill=0.5
  84. uViaDiameter=0.3
  85. uViaDrill=0.1
  86. dPairWidth=0.2
  87. dPairGap=0.25
  88. dPairViaGap=0.25
  89. [pcbnew/Netclasses/2]
  90. Name=LV
  91. Clearance=1.5
  92. TrackWidth=1
  93. ViaDiameter=1
  94. ViaDrill=0.5
  95. uViaDiameter=0.3
  96. uViaDrill=0.1
  97. dPairWidth=0.2
  98. dPairGap=0.25
  99. dPairViaGap=0.25
  100. [pcbnew/Netclasses/3]
  101. Name=MIDV
  102. Clearance=1.5
  103. TrackWidth=1
  104. ViaDiameter=1
  105. ViaDrill=0.5
  106. uViaDiameter=0.3
  107. uViaDrill=0.1
  108. dPairWidth=0.2
  109. dPairGap=0.25
  110. dPairViaGap=0.25
  111. [pcbnew/Netclasses/4]
  112. Name=double_saftey
  113. Clearance=1.5
  114. TrackWidth=0.25
  115. ViaDiameter=1
  116. ViaDrill=0.5
  117. uViaDiameter=0.3
  118. uViaDrill=0.1
  119. dPairWidth=0.2
  120. dPairGap=0.25
  121. dPairViaGap=0.25
  122. [pcbnew/Netclasses/5]
  123. Name=signals
  124. Clearance=0.4
  125. TrackWidth=0.5
  126. ViaDiameter=1
  127. ViaDrill=0.5
  128. uViaDiameter=0.3
  129. uViaDrill=0.1
  130. dPairWidth=0.2
  131. dPairGap=0.25
  132. dPairViaGap=0.25