relay_card.pro 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. update=2019-05-29 16:29:56
  2. version=1
  3. last_client=kicad
  4. [general]
  5. version=1
  6. RootSch=
  7. BoardNm=
  8. [cvpcb]
  9. version=1
  10. NetIExt=net
  11. [eeschema]
  12. version=1
  13. LibDir=
  14. [eeschema/libraries]
  15. [pcbnew]
  16. version=1
  17. PageLayoutDescrFile=
  18. LastNetListRead=relay_card.net
  19. CopperLayerCount=2
  20. BoardThickness=1.6
  21. AllowMicroVias=0
  22. AllowBlindVias=0
  23. RequireCourtyardDefinitions=0
  24. ProhibitOverlappingCourtyards=1
  25. MinTrackWidth=0.2
  26. MinViaDiameter=0.4
  27. MinViaDrill=0.3
  28. MinMicroViaDiameter=0.2
  29. MinMicroViaDrill=0.09999999999999999
  30. MinHoleToHole=0.25
  31. TrackWidth1=0.25
  32. TrackWidth2=0.5
  33. TrackWidth3=1
  34. TrackWidth4=2
  35. TrackWidth5=3
  36. TrackWidth6=5
  37. TrackWidth7=8
  38. TrackWidth8=10
  39. TrackWidth9=15
  40. ViaDiameter1=1
  41. ViaDrill1=0.5
  42. ViaDiameter2=1
  43. ViaDrill2=0.5
  44. dPairWidth1=0.2
  45. dPairGap1=0.25
  46. dPairViaGap1=0.25
  47. SilkLineWidth=0.15
  48. SilkTextSizeV=1
  49. SilkTextSizeH=1
  50. SilkTextSizeThickness=0.15
  51. SilkTextItalic=0
  52. SilkTextUpright=1
  53. CopperLineWidth=0.2
  54. CopperTextSizeV=1.5
  55. CopperTextSizeH=1.5
  56. CopperTextThickness=0.3
  57. CopperTextItalic=0
  58. CopperTextUpright=1
  59. EdgeCutLineWidth=0.15
  60. CourtyardLineWidth=0.05
  61. OthersLineWidth=0.15
  62. OthersTextSizeV=1
  63. OthersTextSizeH=1
  64. OthersTextSizeThickness=0.15
  65. OthersTextItalic=0
  66. OthersTextUpright=1
  67. SolderMaskClearance=0.2
  68. SolderMaskMinWidth=0
  69. SolderPasteClearance=0
  70. SolderPasteRatio=-0
  71. [pcbnew/Netclasses]
  72. [pcbnew/Netclasses/1]
  73. Name=HV
  74. Clearance=1.5
  75. TrackWidth=1
  76. ViaDiameter=1
  77. ViaDrill=0.5
  78. uViaDiameter=0.3
  79. uViaDrill=0.1
  80. dPairWidth=0.2
  81. dPairGap=0.25
  82. dPairViaGap=0.25
  83. [pcbnew/Netclasses/2]
  84. Name=LV
  85. Clearance=1.5
  86. TrackWidth=1
  87. ViaDiameter=1
  88. ViaDrill=0.5
  89. uViaDiameter=0.3
  90. uViaDrill=0.1
  91. dPairWidth=0.2
  92. dPairGap=0.25
  93. dPairViaGap=0.25
  94. [pcbnew/Netclasses/3]
  95. Name=MIDV
  96. Clearance=1.5
  97. TrackWidth=1
  98. ViaDiameter=1
  99. ViaDrill=0.5
  100. uViaDiameter=0.3
  101. uViaDrill=0.1
  102. dPairWidth=0.2
  103. dPairGap=0.25
  104. dPairViaGap=0.25
  105. [pcbnew/Netclasses/4]
  106. Name=double_saftey
  107. Clearance=1.5
  108. TrackWidth=0.25
  109. ViaDiameter=1
  110. ViaDrill=0.5
  111. uViaDiameter=0.3
  112. uViaDrill=0.1
  113. dPairWidth=0.2
  114. dPairGap=0.25
  115. dPairViaGap=0.25
  116. [pcbnew/Netclasses/5]
  117. Name=signals
  118. Clearance=0.4
  119. TrackWidth=0.5
  120. ViaDiameter=1
  121. ViaDrill=0.5
  122. uViaDiameter=0.3
  123. uViaDrill=0.1
  124. dPairWidth=0.2
  125. dPairGap=0.25
  126. dPairViaGap=0.25
  127. [schematic_editor]
  128. version=1
  129. PageLayoutDescrFile=
  130. PlotDirectoryName=
  131. SubpartIdSeparator=0
  132. SubpartFirstId=65
  133. NetFmtName=Pcbnew
  134. SpiceAjustPassiveValues=0
  135. LabSize=59
  136. ERC_TestSimilarLabels=1