async_8n1_tx_tb.vhd 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. library ieee;
  2. use ieee.std_logic_1164.all;
  3. use ieee.numeric_std.all;
  4. use IEEE.math_real.all;
  5. entity async_8n1_tx_tb is
  6. end entity;
  7. architecture beh of async_8n1_tx_tb is
  8. component generic_prescaler is
  9. generic (
  10. prescaler_bits : integer := 8
  11. );
  12. port(
  13. clk : in std_logic;
  14. rst : in std_logic;
  15. en : in std_logic;
  16. load : in std_logic;
  17. prescaler_value : in unsigned (prescaler_bits - 1 downto 0);
  18. en_out : out std_logic
  19. );
  20. end component;
  21. component async_8n1_tx is
  22. port
  23. (
  24. clk : in std_logic;
  25. rst : in std_logic;
  26. en : in std_logic;
  27. wr : in std_logic;
  28. data_in : in unsigned (7 downto 0);
  29. rdy : out std_logic;
  30. data_out : out std_logic
  31. );
  32. end component;
  33. component async_8n1_tx_v2 is
  34. port
  35. (
  36. clk : in std_logic;
  37. rst : in std_logic;
  38. en : in std_logic;
  39. wr : in std_logic;
  40. data_in : in unsigned (7 downto 0);
  41. rdy : out std_logic;
  42. data_out : out std_logic
  43. );
  44. end component;
  45. constant freq : integer := 50; -- MHz
  46. constant period : time := 1000 / freq * 1 ns;
  47. constant half_period : time := period / 2;
  48. signal num_rising_edges : integer := 0;
  49. signal clock : std_logic := '0';
  50. signal enable : std_logic;
  51. signal reset : std_logic;
  52. signal prescaled_clk_en : std_logic;
  53. constant prescaler_value : integer := 5;
  54. constant prescaler_num_bits : integer := integer(ceil(log2(real(prescaler_value))));
  55. signal running : boolean := true;
  56. signal tx1 : std_logic;
  57. signal rdy1 : std_logic;
  58. signal tx2 : std_logic;
  59. signal rdy2 : std_logic;
  60. signal wr : std_logic;
  61. signal tx_char : unsigned (7 downto 0);
  62. begin
  63. running <= true,
  64. false after 500 * period;
  65. reset <= '0',
  66. '1' after 2 * period,
  67. '0' after 3 * period;
  68. enable <= '0',
  69. '1' after 5 * period;
  70. wr <= '0',
  71. '1' after 10 * period,
  72. '1' after 11 * period;
  73. --tx_char <= to_unsigned(character'pos('a'), 8);
  74. tx_char <= x"aa",
  75. x"55" after 50 * period,
  76. x"00" after 100 * period,
  77. x"ff" after 150 * period,
  78. x"aa" after 200 * period;
  79. i_prescaler : generic_prescaler
  80. generic map(
  81. prescaler_bits => prescaler_num_bits
  82. )
  83. port map(
  84. clk => clock,
  85. rst => reset,
  86. en => enable,
  87. load => '1',
  88. prescaler_value => to_unsigned(prescaler_value, prescaler_num_bits),
  89. en_out => prescaled_clk_en
  90. );
  91. DUT1 : async_8n1_tx
  92. port map(
  93. clk => clock,
  94. rst => reset,
  95. en => '1', --prescaled_clk_en,
  96. wr => wr,
  97. data_in => tx_char,
  98. rdy => rdy1,
  99. data_out => tx1
  100. );
  101. DUT2 : async_8n1_tx_v2
  102. port map(
  103. clk => clock,
  104. rst => reset,
  105. en => '1', --prescaled_clk_en,
  106. wr => wr,
  107. data_in => tx_char,
  108. rdy => rdy2,
  109. data_out => tx2
  110. );
  111. -- clock process
  112. process is
  113. begin
  114. if running then
  115. wait for half_period;
  116. clock <= not clock;
  117. else
  118. report "End of simulation!";
  119. wait;
  120. end if;
  121. end process;
  122. -- Rising edge counter
  123. process(clock) is
  124. begin
  125. if rising_edge(clock) then
  126. if reset = '1' then
  127. num_rising_edges <= 0;
  128. elsif enable = '1' then
  129. num_rising_edges <= num_rising_edges+1;
  130. else
  131. -- Explicit no change
  132. num_rising_edges <= num_rising_edges;
  133. end if;
  134. end if;
  135. end process;
  136. -- Automated checks
  137. process(clock) is
  138. begin
  139. if rising_edge(clock)
  140. and num_rising_edges > 1 then
  141. assert not (num_rising_edges mod prescaler_value = 0 and prescaled_clk_en /= '1') report "Prescaler not working!" severity error;
  142. assert tx1 = tx2 report "Transciever tx disagreement" severity error;
  143. assert rdy1 = rdy2 report "Transciever rdy disagreement" severity error;
  144. end if;
  145. end process;
  146. end architecture;